# Router Project Report

Harsha Vardhan Duvvuru -BRN47 harshavardhanreddy527@g mail.com

## **Router- Top-Level Block**

### **Description:**

ROUTER is a device that forwards data packets between computer networks. It is an OSI layer 3 routing device. It drives an incoming packet to an output channel based on the address field contained in the packet header.

#### RTL:

```
module router_top(clock,resetn,pkt_valid,read_enb_0,read_enb_1,read_enb_2,data_in,
busy,err,vld_out_0,vld_out_1,vld_out_2,data_out_0,data_out_1,data_out_2);
 input [7:0]data in;
 input pkt_valid,clock,resetn,read_enb_0,read_enb_1,read_enb_2;
 output [7:0]data out 0,data out 1,data out 2;
 output vld_out_0,vld_out_1,vld_out_2,err,busy;
       wire
soft_reset_0,full_0,empty_0,soft_reset_1,full_1,empty_1,soft_reset_2,full_2,empty_2,
     fifo full, detect add, ld state, laf state, full state, lfd state, rst int reg,
     parity done, low packet valid, write enb reg;
       wire [2:0]write_enb;
       wire [7:0]d in;
 //----FiFO Instantiation----
       router_fifo FIFO_0(.clk(clock),
                   .rstn(resetn),
                     .soft_rst(soft_reset_0),
                        .write_enb(write_enb[0]),
```

```
.read_enb(read_enb_0),
               .lfd_state(lfd_state),
                       .data_in(d_in),
                       .full(full_0),
                       .empty(empty_0),
                       .data_out(data_out_0));
     router_fifo FIFO_1(.clk(clock),
                 .rstn(resetn),
                    .soft_rst(soft_reset_1),
                       .write_enb(write_enb[1]),
                       .read_enb(read_enb_1),
               .lfd_state(lfd_state),
                      .data_in(d_in),
                       .full(full_1),
                       .empty(empty_1),
                       .data_out(data_out_1));
     router_fifo FIFO_2(.clk(clock),
                 .rstn(resetn),
                    .soft_rst(soft_reset_2),
                       .write enb(write enb[2]),
                       .read_enb(read_enb_2),
               .lfd_state(lfd_state),
                       .data_in(d_in),
                       .full(full_2),
                       .empty(empty_2),
                       .data_out(data_out_2));
//----Register Instantiation----
     router_reg REGISTER(.clock(clock),
                  .resetn(resetn),
                       .pkt_valid(pkt_valid),
              .data_in(data_in),
                       .fifo full(fifo full),
              .detect_add(detect_add),
      .ld_state(ld_state),
                       .laf state(laf state),
                       .full_state(full_state),
            .lfd_state(lfd_state),
                       .rst_int_reg(rst_int_reg),
```

```
.err(err),
      .parity_done(parity_done),
                       .low packet valid(low packet valid),
                       .dout(d_in));
//----Synchronizer Instantiation----
     router_sync SYNCHRONIZER(.clock(clock),
                     .resetn(resetn),
                             .data in(data in[1:0]),
                             .detect add(detect add),
                             .full_0(full_0),
                             .full_1(full_1),
                             .full_2(full_2),
                             .empty_0(empty_0),
                             .empty_1(empty_1),
                             .empty_2(empty_2),
                             .write enb reg(write enb reg),
                             .read_enb_0(read_enb_0),
                             .read enb 1(read enb 1),
                             .read_enb_2(read_enb_2),
                             .write_enb(write_enb),
                             .fifo_full(fifo_full),
                             .vld out 0(vld out 0),
                             .vld_out_1(vld_out_1),
                             .vld out 2(vld out 2),
                             .soft_reset_0(soft_reset_0),
                             .soft reset 1(soft reset 1),
                             .soft_reset_2(soft_reset_2));
//----FSM Instantiation----
     router_fsm FSM(.clock(clock),
               .resetn(resetn),
                 .pkt_valid(pkt_valid),
                 .data_in(data_in[1:0]),
                 .fifo_full(fifo_full),
                 .fifo empty 0(empty 0),
                 .fifo_empty_1(empty_1),
                 .fifo_empty_2(empty_2),
      .soft reset 0(soft reset 0),
                 .soft_reset_1(soft_reset_1),
                 .soft reset 2(soft reset 2),
                 .parity_done(parity_done),
```

```
.low_packet_valid(low_packet_valid),
.write_enb_reg(write_enb_reg),
.detect_add(detect_add),
.ld_state(ld_state),
.laf_state(laf_state),
.lfd_state(lfd_state),
.full_state(full_state),
.rst_int_reg(rst_int_reg),
.busy(busy));
```

endmodule

#### **TestBench:**

```
module router_top_tb();
reg clk, resetn, read enb 0, read enb 1, read enb 2, packet valid;
reg [7:0]datain;
wire [7:0]data out 0, data out 1, data out 2;
wire vld out 0, vld out 1, vld out 2, err, busy;
integer i;
 router_top DUT(.clock(clk),
                        .resetn(resetn),
                        .read enb 0(read enb 0),
                        .read_enb_1(read_enb_1),
                        .read_enb_2(read_enb_2),
                        .pkt_valid(packet_valid),
                        .data_in(datain),
                        .data_out_0(data_out_0),
                        .data_out_1(data_out_1),
                        .data_out_2(data_out_2),
                        .vld_out_0(vld_out_0),
                        .vld_out_1(vld_out_1),
                        .vld_out_2(vld_out_2),
                        .err(err),
                        .busy(busy));
//clock generation
initial
       begin
       clk = 1;
```

```
forever
    #5 clk=~clk;
    end
    task reset;
            begin
              @(negedge clk)
                   resetn=1'b0;
                   @(negedge clk)
                   resetn=1'b1;
            end
    endtask
    task initialize;
       begin
             resetn = 1'b1;
             {read_enb_0, read_enb_1, read_enb_2, packet_valid}=0;
            end
endtask
    task pktm_gen_5;
                          // packet generation payload 5
                   reg [7:0]header, payload_data, parity;
                   reg [8:0]payloadlen;
                   begin
                          parity=0;
                          wait(!busy)
                          begin
                          @(negedge clk);
                          payloadlen=5;
                          packet_valid=1'b1;
                          header={payloadlen,2'b10};
                          datain=header;
                          parity=parity^datain;
                          end
                          @(negedge clk);
                          for(i=0;i<payloadlen;i=i+1)
                                 begin
                                 wait(!busy)
         begin
                                  @(negedge clk);
```

```
payload_data={$random}%256;
                                   datain=payload_data;
                                    parity=parity^datain;
            end
                                   end
        wait(!busy)
            begin
                                    @(negedge clk);
                                    packet valid=0;
                                   datain=parity;
            end
        repeat(2)
                     @(negedge clk);
                     read_enb_2=1'b1;
        wait(DUT.FIFO_2.empty)
      @(negedge clk)
      read_enb_2=0;
                     end
endtask
       task pktm_gen_14; // packet generation payload 14
                     reg [7:0]header, payload_data, parity;
                     reg [8:0]payloadlen;
                     begin
                            parity=0;
                            wait(!busy)
                            begin
                            @(negedge clk);
                            payloadlen=14;
                            packet_valid=1'b1;
                            header={payloadlen,2'b01};
                            datain=header;
                            parity=parity^datain;
                            end
                            @(negedge clk);
                            for(i=0;i<payloadlen;i=i+1)</pre>
                                   begin
                                   wait(!busy)
            begin
```

```
@(negedge clk);
                                   payload_data={$random}%256;
                                   datain=payload_data;
                                    parity=parity^datain;
            end
                                   end
        wait(!busy)
            begin
                                    @(negedge clk);
                                    packet_valid=0;
                                   datain=parity;
            end
        repeat(2)
                     @(negedge clk);
                     read_enb_1=1'b1;
        wait(DUT.FIFO_1.empty)
      @(negedge clk)
      read_enb_1=0;
                     end
endtask
       task pktm_gen_17; // packet generation payload 17
                     reg [7:0]header, payload_data, parity;
                     reg [8:0]payloadlen;
                     begin
                            parity=0;
                            wait(!busy)
                            begin
                            @(negedge clk);
                            payloadlen=17;
                            packet_valid=1'b1;
                            header={payloadlen,2'b00};
                            datain=header;
                            parity=parity^datain;
                            end
                            @(negedge clk);
                            for(i=0;i<payloadlen;i=i+1)</pre>
                                   begin
                                   wait(!busy)
            begin
```

```
@(negedge clk);
                                  payload_data={$random}%256;
                                  datain=payload_data;
                                  parity=parity^datain;
           end
                                  end
        wait(!busy)
           begin
                                  @(negedge clk);
                                  packet_valid=0;
                                  datain=parity;
           end
        repeat(2)
                    @(negedge clk);
                    read_enb_0=1'b1;
        wait(DUT.FIFO_0.empty)
      @(negedge clk)
      read_enb_0=0;
                     end
endtask
       initial
             begin
                initialize;
                     reset;
                     #10;
                     pktm_gen_5;
       #100;
       //reset;
                    pktm_gen_14;
                     #100;
                     pktm_gen_17;
                     #700;
                     $finish;
             end
endmodule
```

# **Synthesis:**



## **Simulation:**

1) Payload Length = 5



### 2) Payload Length = 14



### 3) Payload Length = 17



### **Router-FIFO**

**Description:** There are 3 FIFOs used in the router design. Each FIFO is of 9 bits width and of 16 locations as depth. The FIFO works on the system clock and is reset with a synchronous active low reset. The FIFO is also internally reset by an internal reset signal soft\_reset .soft\_reset is an active high signal which is generated by the SYNCHRONIZER block during the time out state of the ROUTER

## RTL:

```
module router_fifo(clk,rstn,soft_rst,write_enb,read_enb,data_in,lfd_state,data_out,empty,full);
//params declaration
parameter FIFO_DEPTH = 16;
parameter FIFO_WIDTH = 9;
```

```
// ports declaration
input clk,rstn,soft_rst,write_enb,read_enb,lfd_state;
input [7:0] data_in;
output reg [7:0] data_out;
output empty,full;
integer i;
reg [5:0]counter;
// memory declaration
reg [FIFO_WIDTH-1:0]mem[FIFO_DEPTH-1:0];
reg [4:0] rp,wp;
// write logic
always@(posedge clk)
       begin
               if(!rstn)
                       begin
                               for(i=0;i<FIFO_DEPTH;i=i+1)</pre>
                                      begin
                                              mem[i] <= 0;
                                      end
                               wp<=0;
                       end
               else if(soft_rst)
                       begin
                               for(i=0;i<FIFO_DEPTH;i=i+1)</pre>
                                      begin
                                              mem[i] <= 0;
                                      end
                               wp<=0;
                       end
               else if(write_enb && !full)
                       begin
                               mem[wp]<={lfd_state,data_in};</pre>
                               wp \le wp + 1;
                       end
       end
// data reading logic
```

```
always@(posedge clk)
       begin
              if(!rstn)
                     begin
                             data_out<=8'b0;
                             rp<=0;
                     end
              else if(soft_rst)
                     begin
                             data_out<=8'bz;
                             rp<=0;
                     end
              else if(read_enb && !empty)
                     begin
                             data_out<=mem[rp];
                             rp<=rp+1;
                     end
              else if(counter==1'b0)
                     begin
                             data_out<=8'bz;
                     end
       end
// counter logic
always@(posedge clk)
       begin
              if(!rstn || soft_rst)
              begin
                     counter<=0;
              end
              else if(read_enb && !empty)
                     if(mem[0][8]==1)
                             begin
                                    counter<=data_in[7:2]+1;
                             end
                     else
                             begin
                                    counter<=counter-1;
                             end
       end
```

```
assign full = (wp==5'b10000 && rp==5'b0000);
assign empty = (wp==rp);
```

endmodule

#### **Test Bench:**

```
module router_fifo_tb();
// Inputs
reg clock;
reg resetn;
reg write_enb;
reg soft_reset;
reg read_enb;
reg [7:0] data_in;
reg lfd_state;
integer i,j;
// Outputs
wire empty;
wire [7:0] data_out;
wire full;
// Instantiate the Unit Under Test (UUT)
router_fifo uut (
 .clk(clock),
 .rstn(resetn),
 .write_enb(write_enb),
 .soft_rst(soft_reset),
 .read enb(read enb),
 .data_in(data_in),
 .lfd_state(lfd_state),
 .empty(empty),
 .data_out(data_out),
 .full(full)
);
// Clock generation
  always #5 clock = ~clock;
```

```
task write(input [7:0] in, input e);
         begin
                 @(negedge clock);
                 write_enb=e;
                 data_in=in;
         end
  endtask
  task read(input ee);
         begin
                 @(negedge clock);
                 read_enb=ee;
         end
  endtask
  task reset;
         @(negedge clock);resetn=1'b0;
         @(negedge clock);resetn=1'b1;
         end
  endtask
  initial
         begin
          clock = 0;
resetn = 1;
soft_reset = 0;
write_enb = 0;
read_enb = 0;
data_in = 9'b0;
// Apply reset
reset();
                 for(i=0;i<16;i=i+1)
                        begin
                                if(i==0)
                                       begin
                                              Ifd_state = 1;
                                              write({$random},1);
                                       end
                                else
                                       begin
                                               Ifd_state = 0;
                                              write({$random},1);
                                       end
```

```
#10;
end
#20;write_enb=0;
for(j=0;j<16;j=j+1)
begin
read(1);
#10;
end
#20;read_enb=0;
```

initial \$monitor("clk=%b, re=%b, we=%b, rst=%b, din=%d, dout=%d full=%d empty=%d", clock, read\_enb, write\_enb, resetn, data\_in, data\_out,uut.full,uut.empty); initial #10000 \$finish();

endmodule

## **Synthesis:**





# **Router - Synchronizer:**

**Description:** This module provides synchronization between router FSM and router FIFO modules. It provides faithful communication between the single input port and three output ports.

#### RTL:

#### module

router\_sync(clock,resetn,data\_in,detect\_add,full\_0,full\_1,full\_2,empty\_0,empty\_1,empty\_2,write \_enb\_reg,read\_enb\_0,read\_enb\_1,read\_enb\_2,write\_enb,fifo\_full,vld\_out\_0,vld\_out\_1,vld\_out\_2,soft\_reset\_0,soft\_reset\_1,soft\_reset\_2);

#### input

clock,resetn,detect\_add,full\_0,full\_1,full\_2,empty\_0,empty\_1,empty\_2,write\_enb\_reg,read\_enb\_0,read\_enb\_1,read\_enb\_2;

input [1:0]data in;

output reg[2:0]write enb;

output reg fifo\_full,soft\_reset\_0,soft\_reset\_1,soft\_reset\_2;

```
output vld_out_0,vld_out_1,vld_out_2;
 reg [1:0] data_in_tmp;
 reg[4:0]count0,count1,count2;
 always@(posedge clock)
 begin
  if(~resetn)
  data_in_tmp<=0;
  else if(detect add)
  data_in_tmp<=data_in;
 end
//-----Address decoding & fifo empty ------
always@(*)
 begin
  case(data_in_tmp)
  2'b00:begin
        fifo_full<=full_0;
        if(write_enb_reg)
        write_enb<=3'b001;
        else
        write_enb<=0;
        end
  2'b01:begin
        fifo_full<=full_1;
        if(write_enb_reg)
        write_enb<=3'b010;
        else
        write_enb<=0;
        end
  2'b10:begin
        fifo_full<=full_2;
        if(write_enb_reg)
        write_enb<=3'b100;
        else
        write_enb<=0;
        end
  default:begin
        fifo_full<=0;
        write_enb<=0;
        end
```

```
endcase
end
```

end

```
//-----Valid Byte block------
assign vld_out_0 = (~empty_0);
assign vld_out_1 = (~empty_1);
assign vld_out_2 = (~empty_2);
//-----Soft Reset block-----
always@(posedge clock)
 begin
if(~resetn)
 begin
 count0<=0;
 soft_reset_0<=0;
 end
else if(vld_out_0)
begin
if(~read_enb_0)
  begin
  if(count0==29)
  begin
   soft_reset_0<=1'b1;
   count0<=0;
   end
  else
   begin
   soft_reset_0<=1'b0;
   count0<=count0+1'b1;
   end
  end
 else
 count0<=0;
 end
```

```
always@(posedge clock)
 begin
 if(~resetn)
 begin
 count1<=0;
 soft_reset_1<=0;
 end
 else if(vld_out_1)
 begin
 if(~read_enb_1)
  begin
  if(count1==29)
   begin
   soft_reset_1<=1'b1;
   count1<=0;
   end
  else
   begin
   soft_reset_1<=1'b0;
   count1<=count1+1'b1;
   end
  end
 else
 count1<=0;
 end
 end
always@(posedge clock)
 begin
 if(~resetn)
 begin
 count2<=0;
 soft_reset_2<=0;
 end
 else if(vld_out_2)
 begin
 if(~read_enb_2)
  begin
```

```
if(count2==29)
   begin
   soft_reset_2<=1'b1;
   count2<=0;
   end
  else
   begin
   soft_reset_2<=1'b0;
   count2<=count2+1'b1;
   end
  end
 else
 count2<=0;
 end
 end
endmodule
```

#### **Test Bench:**

```
module router_sync_tb();
wire [2:0]write_enb;
wire fifo_full;
wire vld_out_0,vld_out_1,vld_out_2;
wire soft_reset_0,soft_reset_1,soft_reset_2;
reg clock,resetn,detect_add;
reg [1:0]data in;
reg_full_0,full_1,full_2;
reg empty_0,empty_1,empty_2;
reg write_enb_reg;
reg read enb 0,read enb 1,read enb 2;
parameter CYCLE=10;
router sync
DUT(clock,resetn,data_in,detect_add,full_0,full_1,full_2,empty_0,empty_1,empty_2,write_enb_r
eg,read_enb_0,read_enb_1,read_enb_2,write_enb,fifo_full,vld_out_0,vld_out_1,vld_out_2,soft_
reset_0,soft_reset_1,soft_reset_2);
      initial
       begin
        clock=1'b0;
```

```
forever #(CYCLE/2) clock=~clock;
       end
//task initialize
      task initialize;
            begin
                 {detect_add,data_in,full_0,full_1,full_2}=0;
{write_enb_reg,read_enb_0,read_enb_1,read_enb_2,empty_0,empty_1,empty_2}=0;
            end
           endtask
//task reset
           task reset dut();
           begin
            @(negedge clock)
             resetn=1'b0;
                      @(negedge clock)
             resetn=1'b1;
           end
        endtask
//task readenb
          task readenb(input r1,r2,r3);
               {read_enb_0,read_enb_1,read_enb_2}={r1,r2,r3};
                      end
         endtask
//task input and detect addresee
          task detect_ad(input [1:0]d1,input detect_ad1);
            begin
             data_in=d1;
                       detect_add=detect_ad1;
            end
              endtask
//task fifo_full
              task fifo_ful(input f1,f2,f3);
            begin
             full_0=f1;
             full 1=f2;
             full_2=f3;
             end
          endtask
//task empty
         task empty_dut(input e1,e2,e3);
           begin
```

```
empty_0=e1;
                     empty_1=e2;
            empty_2=e3;
                             end
                        endtask
 //task write enb reg
         task write_reg(input I1);
            begin
            write_enb_reg=l1;
            end
         endtask
    initial
     begin
              initialize;
              reset_dut();
         @(negedge clock)
              readenb(1,1,0);
    detect_ad(2'b10,1);
      fifo_ful(0,0,0);
    write_reg(1);
      empty_dut(0,0,0);
         #1000;
      $finish;
     end
endmodule
```

# **Synthesis:**





# **Router - FSM:**

**Description:** The FSM module is the controller circuit for the ROUTER. This module generates all the control signals when a new packet is received by the ROUTER. These control signals are used by other design components in order to transfer the packet to the output port

#### RTL:

#### module

```
router_fsm(clock,resetn,pkt_valid,data_in,fifo_full,fifo_empty_0,fifo_empty_1,fifo_empty_2, soft_reset_0,soft_reset_1,soft_reset_2,parity_done,low_packet_valid, write_enb_reg,detect_add,ld_state,laf_state,lfd_state,full_state,rst_int_reg,busy);
```

input clock,resetn,pkt\_valid,fifo\_full,fifo\_empty\_0,fifo\_empty\_1,fifo\_empty\_2; input soft\_reset\_0,soft\_reset\_1,soft\_reset\_2,parity\_done,low\_packet\_valid; input [1:0] data\_in;

#### output

write\_enb\_reg,detect\_add,ld\_state,laf\_state,lfd\_state,full\_state,rst\_int\_reg,busy;

```
LOAD FIRST DATA = 3'b001,
                                  LOAD DATA
                                                      = 3'b010,
                                  WAIT_TILL_EMPTY = 3'b011,
                                  CHECK PARITY ERROR = 3'b100,
                                  LOAD PARITY
                                                            = 3'b101,
                                  FIFO_FULL_STATE = 3'b110,
                                  LOAD_AFTER_FULL
                                                            = 3'b111;
             reg [2:0] PS,NS;
       always@(posedge clock)
              begin
                    if(!resetn)
                     PS <= DECODE_ADDRESS;
                    else if(soft_reset_0 || soft_reset_1 || soft_reset_2)
                     PS <= DECODE ADDRESS;
                    else
                     PS <= NS:
              end
              always@(*)
  begin
   NS = DECODE_ADDRESS;
   case(PS)
    DECODE_ADDRESS:
          begin
           if((pkt_valid && (data_in[1:0]==0) && fifo_empty_0)||
             (pkt_valid && (data_in[1:0]==1) && fifo_empty_1)||
             (pkt valid && (data_in[1:0]==2) && fifo_empty_2))
            NS = LOAD_FIRST_DATA;
                                        else if((pkt_valid && (data_in[1:0]==0) &&
(~fifo_empty_0))||
               (pkt_valid && (data_in[1:0]==1) && (~fifo_empty_1))||
               (pkt valid && (data in[1:0]==2) && (\simfifo empty 2)))
            NS = WAIT_TILL_EMPTY;
           else
            NS = DECODE ADDRESS;
          end
```

parameter DECODE\_ADDRESS

= 3'b000,

```
LOAD_FIRST_DATA: NS = LOAD_DATA;
    LOAD_DATA
            begin
                                      if(fifo_full)
                                                   NS=FIFO_FULL_STATE;
              else if(!fifo_full && !pkt_valid)
                                                   NS=LOAD_PARITY;
                                      else
                                                   NS=LOAD DATA;
                                      end
             WAIT_TILL_EMPTY:
                                 if((!fifo_empty_0) || (!fifo_empty_1) || (!fifo_empty_2))
                         NS=WAIT_TILL_EMPTY;
                          else if(fifo_empty_0||fifo_empty_1||fifo_empty_2)
                         NS=LOAD_FIRST_DATA;
                          else
                         NS=WAIT_TILL_EMPTY;
                                end
            CHECK_PARITY_ERROR:
                         begin
                                      if(fifo_full)
                                            NS=FIFO_FULL_STATE;
                                      else
                                      NS=DECODE_ADDRESS;
                                      end
            LOAD_PARITY
                                      NS=CHECK_PARITY_ERROR;
                          FIFO_FULL_STATE :
                                                         begin
                                                                      if(!fifo_full)
NS=LOAD_AFTER_FULL;
                                                                else if(fifo_full)
NS=FIFO_FULL_STATE;
                                                         end
            LOAD_AFTER_FULL:
                         begin
```

if((!parity\_done) && (!low\_packet\_valid))

```
NS=LOAD DATA;
                                 else if((!parity_done) && (low_packet_valid))
                                                     NS=LOAD PARITY;
                                 else if(parity_done)
                                                     NS=DECODE ADDRESS;
                                        end
   endcase
 end
              assign detect add = ((PS==DECODE ADDRESS)?1:0);
              assign
write_enb_reg=((PS==LOAD_DATA||PS==LOAD_PARITY||PS==LOAD_AFTER_FULL)?1:0);
              assign full state=((PS==FIFO FULL STATE)?1:0);
              assign lfd_state=((PS==LOAD_FIRST_DATA)?1:0);
              assign
busy=((PS==FIFO FULL STATE||PS==LOAD AFTER FULL||PS==WAIT TILL EMPTY||
PS==LOAD FIRST DATA||PS==LOAD PARITY||PS==CHECK PARITY ERROR)?1:0);
              assign Id state=((PS==LOAD DATA)?1:0);
              assign laf_state=((PS==LOAD_AFTER_FULL)?1:0);
              assign rst int reg=((PS==CHECK PARITY ERROR)?1:0);
endmodule
Test Bench:
module router fsm tb();
      reg
clock,resetn,pkt_valid,fifo_full,fifo_empty_0,fifo_empty_1,fifo_empty_2,soft_reset_0,soft_reset_
1,soft reset 2,parity done,low packet valid;
      reg [1:0] data in;
      wire write enb_reg,detect_add,ld_state,laf_state,lfd_state,full_state,rst_int_reg,busy;
      parameter cycle=10;
      router fsm
DUT(clock,resetn,pkt_valid,data_in,fifo_full,fifo_empty_0,fifo_empty_1,fifo_empty_2,soft_reset_
```

```
0,soft_reset_1,soft_reset_2,parity_done,low_packet_valid,write_enb_reg,detect_add,ld_state,laf
_state,lfd_state,full_state,rst_int_reg,busy);
 parameter DECODE ADDRESS
                                  = 3'b000,
                   LOAD_FIRST_DATA = 3'b001,
                   LOAD DATA
                                          = 3'b010,
                   WAIT TILL EMPTY = 3'b011,
                   CHECK_PARITY_ERROR = 3'b100,
                   LOAD PARITY
                                              = 3'b101,
                   FIFO FULL STATE = 3'b110,
                   LOAD AFTER FULL
                                              = 3'b111;
 reg [3*8:0]string cmd;
 always@(DUT.PS)
   begin
    case (DUT.PS)
        DECODE ADDRESS : string cmd = "DA";
        LOAD_FIRST_DATA : string_cmd = "LFD";
        LOAD DATA
                          : string cmd = "LD";
        WAIT TILL EMPTY : string cmd = "WTE";
        CHECK_PARITY_ERROR: string_cmd = "CPE";
                         : string cmd = "LP";
        LOAD PARITY
        FIFO FULL STATE : string cmd = "FFS";
        LOAD_AFTER_FULL : string_cmd = "LAF";
        endcase
   end
 initial
 begin
  clock=1'b1;
  forever #cycle clock = ~clock;
 end
 task initialize;
 {pkt_valid,fifo_empty_0,fifo_empty_1,fifo_empty_2,fifo_full,parity_done,low_packet_valid}=0;
 end
 endtask
 task rst;
 begin
 @(negedge clock)
  resetn=1'b0;
```

```
@(negedge clock)
resetn=1'b1;
end
endtask
       task t1;
begin
@(negedge clock) // LFD
begin
pkt valid<=1;
data_in[1:0]<=0;
fifo_empty_0<=1;
end
@(negedge clock) //LD
@(negedge clock) //LP
begin
fifo_full<=0;
pkt_valid<=0;
end
@(negedge clock) // CPE
@(negedge clock) // DA
fifo_full<=0;
end
endtask
     task t2;
begin
@(negedge clock)//LFD
begin
pkt_valid<=1;
data_in[1:0]<=0;
fifo_empty_0<=1;
end
@(negedge clock)//LD
@(negedge clock)//FFS
fifo_full<=1;
@(negedge clock)//LAF
fifo_full<=0;
@(negedge clock)//LP
begin
parity_done<=0;
low_packet_valid<=1;</pre>
end
@(negedge clock)//CPE
```

```
@(negedge clock)//DA
 fifo_full<=0;
 end
 endtask
task t3;
 begin
 @(negedge clock) //LFD
 begin
 pkt valid<=1;
 data_in[1:0]<=0;
 fifo_empty_0<=1;
 end
  @(negedge clock) //LD
  @(negedge clock) // FFS
 fifo_full<=1;
 @(negedge clock) // LAF
 fifo_full<=0;
  @(negedge clock) // LD
 begin
   low_packet_valid<=0;</pre>
       parity_done<=0;
 end // LP
  @(negedge clock)
 begin
 fifo_full<=0;
 pkt_valid<=0;
 end
 @(negedge clock) // CPE
 @(negedge clock) // DA
 fifo_full<=0;
 end
 endtask
        task t4;
  begin
  @(negedge clock) // LFD
 begin
 pkt_valid<=1;
 data_in[1:0]<=0;
 fifo_empty_0<=1;
 end
  @(negedge clock) // LD
```

```
@(negedge clock) // LP
 begin
 fifo_full<=0;
 pkt_valid<=0;
 end
 @(negedge clock) // CPE
 @(negedge clock) // FFS
 fifo_full<=1;
 @(negedge clock) // LAF
 fifo full<=0;
 @(negedge clock) // DA
 parity_done=1;
 end
 endtask
 initial
              begin
              rst;
              initialize;
                     t1;
                     rst;
                     #30
                     t2;
                     rst;
                     #30
                     t3;
                     rst;
                     #30
                     t4;
                     rst;
              end
       initial $monitor("Reset=%b, State=%s, det_add=%b, write_enb_reg=%b, full_state=%b,
lfd_state=%b, busy=%b, Id_state=%b, Iaf_state=%b, rst_int_reg=%b,
low_packet_valid=%b",resetn,string_cmd,detect_add,write_enb_reg,full_state,lfd_state,busy,ld_
state,laf_state,rst_int_reg,low_packet_valid);
 initial
 begin
 #1000 $finish;
 end
```

#### endmodule

# **Synthesis:**





# **Router - Register:**

**Description:** This module implements 4 internal registers in order to hold header byte, FIFO full state byte, internal parity and packet parity byte

#### RTL:

```
begin
             if(!resetn)
                    begin
              dout
                            <=0;
              header
                            <=0;
                            <=0;
              int_reg
                    end
             else if(detect_add && pkt_valid && data_in[1:0]!=2'b11)
              header<=data_in;
             else if(lfd state)
              dout<=header;
             else if(Id_state && !fifo_full)
              dout<=data in;
             else if(ld_state && fifo_full)
         int_reg<=data_in;
   else if(laf_state)
         dout<=int reg;
  end
//-----LOW PACKET VALID LOGIC------
      always@(posedge clock)
             begin
              if(!resetn)
                    low packet valid<=0;
                    else if(rst_int_reg)
                    low_packet_valid<=0;</pre>
              else if(ld_state && !pkt_valid)
                           low_packet_valid<=1;</pre>
      end
//-----PARITY DONE LOGIC------
      always@(posedge clock)
      begin
   if(!resetn)
        parity_done<=0;
  else if(detect_add)
        parity done<=0;
   else if((Id_state && !fifo_full && !pkt_valid)
        ||(laf_state && low_packet_valid && !parity_done))
        parity_done<=1;
```

```
//-----PARITY CALCULATE LOGIC------
      always@(posedge clock)
      begin
   if(!resetn)
      int_parity<=0;
      else if(detect_add)
      int parity<=0;
      else if(lfd_state && pkt_valid)
      int_parity<=int_parity^header;</pre>
      else if(ld_state && pkt_valid && !full_state)
      int_parity<=int_parity^data_in;</pre>
      else
      int_parity<=int_parity;</pre>
      end
//-----ERROR LOGIC-----
      always@(posedge clock)
            begin
     if(!resetn)
                         err<=0;
         else if(parity_done)
                   begin
                                if (int_parity==ext_parity)
                                err<=0;
                                else
                         err<=1;
                         end
              else
                   err<=0;
         end
//-----EXTERNAL PARITY LOGIC------
      always@(posedge clock)
      begin
   if(!resetn)
                   ext_parity<=0;
   else if(detect_add)
                   ext parity<=0;
```

```
else if((ld_state && !fifo_full && !pkt_valid) || (laf_state && !parity_done && low_packet_valid))

ext_parity<=data_in;

end

endmodule
```

#### **Test Bench:**

```
module router_reg_tb();
reg clock,resetn,pkt_valid,fifo_full,detect_add,ld_state,laf_state,full_state,lfd_state,rst_int_reg;
reg [7:0]data_in;
wire err,parity_done,low_packet_valid;
wire [7:0]dout;
integer i;
parameter cycle=10;
router_reg
DUT(clock,resetn,pkt_valid,data_in,fifo_full,detect_add,ld_state,laf_state,full_state,lfd_state,rst_i
nt_reg,err,parity_done,low_packet_valid,dout);
initial
begin
 clock=1'b0;
 forever #(cycle/2) clock=~clock;
end
task rst();
 begin
  @(negedge clock)
  resetn=1'b0;
  @(negedge clock)
  resetn=1'b1;
 end
endtask
task initialize();
 begin
  pkt_valid<=1'b0;
```

```
fifo full<=1'b0;
 detect_add<=1'b0;
 ld state<=1'b0;</pre>
 laf_state<=1'b0;
 full_state<=1'b0;
 Ifd_state<=1'b0;
 rst_int_reg<=1'b0;
 end
endtask
task good_pkt_gen_reg;
       reg[7:0]payload_data,parity1,header1;
       reg[5:0]payload_len;
       reg[1:0]addr;
       begin
               @(negedge clock)
               payload_len=6'd5;
               addr=2'b10;
               pkt_valid=1;
               detect_add=1;
               header1={payload_len,addr};
               parity1=0^header1;
               data_in=header1;
               @(negedge clock);
               detect_add=0;
               lfd_state=1;
               full_state=0;
               fifo_full=0;
               laf_state=0;
               for(i=0;i<payload_len;i=i+1)</pre>
               begin
                      @(negedge clock);
                       Ifd_state=0;
                       Id state=1;
                       payload_data={$random}%256;
                       data_in=payload_data;
                       parity1=parity1^data_in;
                      end
                      @(negedge clock);
                      pkt_valid=0;
```

```
data_in=parity1;
                      @(negedge clock);
                      Id_state=0;
               end
endtask
task bad_pkt_gen_reg;
       reg[7:0]payload_data,parity1,header1;
       reg[5:0]payload len;
       reg[1:0]addr;
       begin
       @(negedge clock)
       payload_len=6'd5;
       addr=2'b10;
       pkt_valid=1;
       detect add=1;
       header1={payload_len,addr};
       parity1=0^header1;
       data_in=header1;
       @(negedge clock);
       detect_add=0;
       Ifd state=1;
       full_state=0;
       fifo full=0;
       laf_state=0;
       for(i=0;i<payload_len;i=i+1)</pre>
               begin
                      @(negedge clock);
                      Ifd_state=0;
                       Id_state=1;
                       payload_data={$random}%256;
                       data_in=payload_data;
                       parity1=parity1^data_in;
               end
               @(negedge clock);
               pkt_valid=0;
               data_in=46;
               @(negedge clock);
               Id_state=0;
       end
endtask
```

```
initial
begin
rst();
initialize();
good_pkt_gen_reg;
rst();
bad_pkt_gen_reg;
#20

$finish;
end
```

# **Synthesis:**

endmodule



